Logo Goletty

Design of an 8-bit 1GS/s F&I ADC in 0,13µm SiGe BiCMOS Technology
Journal Title Electronics and Electrical Engineering
Journal Abbreviation elt
Publisher Group Kaunas University of Technology (KTU) Open Journal Systems (KTU)
Website http://www.eejournal.ktu.lt/index.php/elt
PDF (514 kb)
   
Title Design of an 8-bit 1GS/s F&I ADC in 0,13µm SiGe BiCMOS Technology
Authors Barzdenas, V.; Poviliauskas, D.; Grazulevicius, G.; Kiela, K.
Abstract In this paper, design and simulation results of an 8-bit 1 GS/s clock speed folding and interpolating analog-digital converter (F&I ADC) are presented. The converter for four lower bits used folding with interpolation whose coefficients respectively equal to 8 and 6, and four upper bits made using parallel comparators structure. ADC design and simulations carried out with Cadence software packages. Dynamic characteristics of the converter are presented, which shows that signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) at 1 MHz input signal and 1 GS/s clock frequency is respectively equal to 49,7/54,6 dB. It is also identified effective number of bits (ENOB), which is approximately equal to 8-bit, when the input signal frequency is 1 MHz and at 500 MHz, ENOB drops to around 6-bit. After static characteristics simulation were got that the differential nonlinearity (DNL) did not exceed ±0,4 LSB and integral nonlinearity (INL) is less than ±0,6 LSB. Ill. 8, bibl. 6, tabl. 1 (in English; abstracts in English and Lithuanian).DOI: http://dx.doi.org/10.5755/j01.eee.122.6.1821
Publisher Kaunas University of Technology
Date 2012-06-11
Source Elektronika ir elektrotechnika Vol 122, No 6 (2012)
Rights Autorių teisės yra apibrėžtos Lietuvos Respublikos autorių teisių ir gretutinių teisių įstatymo 4-37 straipsniuose.

 

See other article in the same Issue


Goletty © 2024