Logo Goletty

Fault Loop Impedance Measurement in Low Voltage Network with Residual Current Devices
Journal Title Electronics and Electrical Engineering
Journal Abbreviation elt
Publisher Group Kaunas University of Technology (KTU) Open Journal Systems (KTU)
Website http://www.eejournal.ktu.lt/index.php/elt
PDF (299 kb)
   
Title Fault Loop Impedance Measurement in Low Voltage Network with Residual Current Devices
Authors Czapp, S.
Abstract In every low voltage electrical installation initial verification and periodic verification shall be performed. One of the test performed during the verification is fault loop impedance measurement. This measurement enables to verify effectiveness of automatic disconnection of supply which is the most often used means of protection in case of fault. Residual current devices – obligatory in particular circuits – cause the problem in fault loop impedance measurement. They trip out during the measurement and proper verification of the installation is impossible. Detailed analysis of the meters and residual current devices tripping circuits enables to find solution for proper performance of the measurement. The paper concerns the sources of the unwanted tripping of residual current devices during fault loop impedance measurement and indicates solutions for convenient measurement. Ill. 8, bibl. 13 (in English; abstracts in English and Lithuanian).DOI: http://dx.doi.org/10.5755/j01.eee.122.6.1833
Publisher Kaunas University of Technology
Date 2012-06-11
Source Elektronika ir elektrotechnika Vol 122, No 6 (2012)
Rights Autorių teisės yra apibrėžtos Lietuvos Respublikos autorių teisių ir gretutinių teisių įstatymo 4-37 straipsniuose.

 

See other article in the same Issue


Goletty © 2024