Logo Goletty

Low-Power and High-Performance 1-Bit CMOS Full-Adder Cell
Journal Title Journal of Computers
Journal Abbreviation jcp
Publisher Group Academy Publisher
Website http://ojs.academypublisher.com
PDF (637 kb)
   
Title Low-Power and High-Performance 1-Bit CMOS Full-Adder Cell
Authors Mehrabi, Shima; Sahafi, Amir; Rouholamini, Mahnoush; Kavehei, Omid; Navi, Keivan; Dadkhahi, Nooshin
Abstract In this paper a new low power and high performance adder cell using a new design style called “Bridge” is proposed. The bridge design style enjoys a high degree of regularity, higher density than conventional CMOS design style as well as lower power consumption, by using some transistors, named bridge transistors. Simulation results illustrate the superiority of the resulting proposed adder against conventional CMOS 1-bit full-adder in terms of power, delay and PDP. We have performed simulations using HSPICE in a 90 nanometer (nm) standard CMOS technology at room temperature; with supply voltage variation from 0.65v to 1.5v with 0.05v steps.
Publisher ACADEMY PUBLISHER
Date 2008-02-01
Source Journal of Computers Vol 3, No 2 (2008)
Rights Copyright © ACADEMY PUBLISHER - All Rights Reserved.To request permission, please check out URL: http://www.academypublisher.com/copyrightpermission.html.

 

See other article in the same Issue


Goletty © 2024