Logo Goletty

Low Power SRAM with Boost Driver Generating Pulsed Word Line Voltage for Sub-1V Operation
Journal Title Journal of Computers
Journal Abbreviation jcp
Publisher Group Academy Publisher
Website http://ojs.academypublisher.com
PDF (624 kb)
   
Title Low Power SRAM with Boost Driver Generating Pulsed Word Line Voltage for Sub-1V Operation
Authors Ipposhi, Takashi; Tada, Akira; Numa, Masahiro; Seto, Kayoko; Iijima, Masaaki
Abstract Instability of SRAM memory cells derived from the process variation and lowered supply voltage has recently been posing significant design challenges for low power SoCs. This paper presents a boosted word line voltage scheme, where an active bodybiasing controlled boost transistor generates a pulsed word line voltage by capacitive coupling only when accessed. Simulation results have shown that the proposed approach not only shortens the access time but mitigates the impact of Vth variation on performance even at ultra low supply voltage less than 0.5 V.
Publisher ACADEMY PUBLISHER
Date 2008-05-01
Source Journal of Computers Vol 3, No 5 (2008)
Rights Copyright © ACADEMY PUBLISHER - All Rights Reserved.To request permission, please check out URL: http://www.academypublisher.com/copyrightpermission.html.

 

See other article in the same Issue


Goletty © 2024